曙海教育集團
上海:021-51875830 北京:010-51292078
西安:029-86699670 南京:4008699035
成都:4008699035 武漢:027-50767718
廣州:4008699035 深圳:4008699035
沈陽:024-31298103 石家莊:4008699035☆
全國統一報名免費電話:4008699035 微信:shuhaipeixun或15921673576 QQ:1299983702
首頁 課程表 報名 在線聊 講師 品牌 QQ聊 活動 就業
嵌入式OS--4G手機操作系統
嵌入式硬件設計
Altium Designer Layout高速硬件設計
開發語言/數據庫/軟硬件測試
芯片設計/大規模集成電路VLSI
其他類
 
   SoC Encounter RTL-to-GDSII物理實現
   班級規模及環境--熱線:4008699035 手機:15921673576( 微信同號)
       每期人數限3到5人。
   上課時間和地點
上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山學院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協同大廈
最近開課時間(周末班/連續班/晚班)
SoC Encounter RTL-to-GDSII物理實現:2020年3月16日
   實驗設備
     ☆資深工程師授課

        
        ☆注重質量
        ☆邊講邊練

        ☆合格學員免費推薦工作

        ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質

        專注高端培訓15年,端海提供的證書得到本行業的廣泛認可,學員的能力
        得到大家的認同,受到用人單位的廣泛贊譽。

        ★實驗設備請點擊這兒查看★
   最新優惠
       ◆請咨詢客服。
   質量保障

        1、培訓過程中,如有部分內容理解不透或消化不好,可免費在以后培訓班中重聽;
        2、培訓結束后,授課老師留給學員聯系方式,保障培訓效果,免費提供課后技術支持。
        3、培訓合格學員可享受免費推薦就業機會。

  SoC Encounter RTL-to-GDSII物理實現

 

培訓安排:

第一階段:

概述

SOCEncounter的基本界面操作

布圖(Floorplan)

電源網絡設計(power?plan)

布局(Placement)

掃描鏈重排與優化(Scan?Chain?Re-ordering)

早期布線特性分析(TrialRoute)

1) Advance and High performance design challenged– Encounter solution-RCP

Traditional synthesis tools use vendor-supplied wire-load models based on fanouts, which do not provide accurate wire delay information especially for designs where a significant portion of the delays are contributed by the wires. The RCP flow uses a complete placement and considers congestion and legal placement as a cost function during the RTL-to-gates phase, to create a better netlist. This flow ensures both the best accuracy and the most predictable closure with back-end tools.

-CCOPT

Clock Concurrent Optimization technology, also known as CCopt, which delivers superior capabilities for designers faced with increasing performance, power and area challenges. Specifically, ccopt technology has delivered significant quality of silicon (QoS) on high-speed processor designs in the areas of:

n ?Power (clock tree power reduction up to 30 percent and total power improvements of up to 10 percent),

?

n ?Performance (improvements of up to 100 MHz for a GHz design), and

n ?Area (clock tree area reduction up to 30 percent)

-GigaOpt

The new GigaOpt technology inside EDI System produces high-quality results faster than traditional optimization engines by harnessing the power of multiple CPUs. GigaOpt does multi-threading combined base and SI delay timing optimization.

2) ?Mixed Signal Physical Implementation flow

- Introduction

- Integration Constraints

- Netlist Driven Mixed Signal Flow

3) ?RDL co-design flow

- Flipchip introduce

- Encounter Flipchip flow

- RDL co-design



In this course, you willRun timing optimization?
Run silicon virtual prototyping?
Run placement with the Amoeba placer?
Estimate parasitics and generate delay information?
Analyze congestion after running Trial Route?
Create clock trees?
Create physical partitions (hierarchy) and timing budgets?
Run signal integrity analysis?
Optimize timing?
Run NanoRoute? Ultra detail routing?
Apply postroute timing and signal integrity optimization
In this course, you will get a high-level technical overview of the SoC Encounter flow. However, to gain in-depth knowledge about each tool, refer to the Related Courses list and take the corresponding course(s).

l Laker structure、Environment setup、Viewing design
l Basic drawing、Technology File、Import & Export design
l Customize your LAKER、DRC & Third-Party Integration link
Laker L2 Training
l Rule-Driven、Magic cell、User Define Device (UDD)、Path Finder
l P2P router、Route by Label、Laker Advance Function

   Synthesis flow?
   Application of design constraints?
   Optimization strategies?
?
   Synthesis of datapath structures?
   Synthesis for low power?
   Interface to place and route?
   Design for testability (optional)?

第二階段:

q Selecting and Highlighting Objects in the Design

q Floorplanning the Design

q Planning Power?

q Running Detail Placement

q Scan Optimization and Reordering

q Analyzing Route Feasibility with?Trial Route

q Extracting Parasitics and Analyzing Timing

q Multi-Mode Multi-Corner Analysis

q Optimizing and Closing Timing

q Implementing the Clock Tree

q Routing Power with?Special Route

q Analyzing Power Routing Optimization

q Routing for Signal Integrity, Timing, and Design for Yield

q Evaluating Routing Problems

q Wire Editing

q Signal Integrity

寄生參數提取和靜態時序分析(Extraction?and?STA)

多模多角分析(MMMC)

時序優化(Timing?Optimization)

時鐘樹生成(CTS)

電源網絡布線(Special?Route)

功耗分析(Power?Analysis)

第三階段:Laker Schematic Driven Layout Training

Laker SDL 流程介紹
Laker L3 實例教程
練習一:Laker-L3的基本接口操作
練習二:如何將Design讀進Laker L3
練習三:Layout的繪制與Stick Diagram的運用
練習四:Laker Net Router的操作
練習五:Matching Creation的運用
練習六:重復電路的畫法(Copy Associate & Pattern Reuse)
練習七:ECO的運用
主站蜘蛛池模板: 亚洲国产精品综合久久网络| 久久婷婷激情综合色综合俺也去| 婷婷五月六月激情综合色中文字幕| 亚洲欧美伊人久久综合一区二区| 六月婷婷国产精品综合| 国产精品国产欧美综合一区| 激情综合色五月丁香六月欧美| 国产成人无码综合亚洲日韩| 久久乐国产综合亚洲精品| 亚洲色偷偷综合亚洲AVYP| 亚洲伊人久久成综合人影院| 婷婷五月综合激情| 欧美一区二区三区久久综合| 综合欧美视频一区二区三区| 亚洲激情综合网| 区三区激情福利综合中文字幕在线一区| 国产成人99久久亚洲综合精品| 久久久久久久尹人综合网亚洲| 综合久久一区二区三区| 欧美自拍另类欧美综合图片区| 久久亚洲高清综合| 婷婷色中文字幕综合在线| 青青青伊人色综合久久| 精品国产第一国产综合精品| 亚洲欧美伊人久久综合一区二区| 久久国产综合精品五月天| 国产欧美日韩综合AⅤ天堂| 色综合天天综合婷婷伊人| 国产人成精品综合欧美成人| 国产亚洲欧美日韩综合综合二区| 99久久国产亚洲综合精品| 九月丁香婷婷亚洲综合色| 亚洲综合精品香蕉久久网97| 天天做天天爱天天爽天天综合| 国产精品亚洲综合专区片高清久久久| av色综合久久天堂av色综合在| 一本色道久久88加勒比—综合| 久久综合九色综合欧美狠狠| 狠狠色成人综合网图片区| 九月丁香婷婷亚洲综合色| 欲香欲色天天综合和网|