曙海教育集團
上海:021-51875830 北京:010-51292078
西安:029-86699670 南京:4008699035
成都:4008699035 武漢:027-50767718
廣州:4008699035 深圳:4008699035
沈陽:024-31298103 石家莊:4008699035☆
全國統一報名免費電話:4008699035 微信:shuhaipeixun或15921673576 QQ:1299983702
首頁 課程表 報名 在線聊 講師 品牌 QQ聊 活動 就業
嵌入式OS--4G手機操作系統
嵌入式硬件設計
Altium Designer Layout高速硬件設計
開發語言/數據庫/軟硬件測試
芯片設計/大規模集成電路VLSI
其他類
 
     Design Compiler高級培訓班(Synopsys)
   班級規模及環境--熱線:4008699035 手機:15921673576( 微信同號)
       每期人數限3到5人。
   上課時間和地點
上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山學院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協同大廈
最近開課時間(周末班/連續班/晚班)
Design Compiler高級培訓班:2020年3月16日
   實驗設備
     ☆資深工程師授課

        
        ☆注重質量
        ☆邊講邊練

        ☆合格學員免費推薦工作

        ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質

        專注高端培訓15年,端海提供的證書得到本行業的廣泛認可,學員的能力
        得到大家的認同,受到用人單位的廣泛贊譽。

        ★實驗設備請點擊這兒查看★
   最新優惠
       ◆請咨詢客服。
   質量保障

        1、培訓過程中,如有部分內容理解不透或消化不好,可免費在以后培訓班中重聽;
        2、培訓結束后,授課老師留給學員聯系方式,保障培訓效果,免費提供課后技術支持。
        3、培訓合格學員可享受免費推薦就業機會。

  Design Compiler高級培訓班(Synopsys)
  課程描述

       DC是把HDL描述的電路綜合為跟工藝相關的、門級電路。并且根據用戶的設計要求,在時序和面積,時序和功耗上取得最佳的效果。在floor planning和placement和插入時鐘樹后 返回DC進行時序驗證。其最高版本被稱為DC Ultra。在Synopsys軟件中完整的綜合方案的核心是DC UltraTM,對所有設計而言它也是最好級別的綜合平臺。DC Ultra添加了全面的 數據通路和時序優化技術,并通過工業界的反復證明。

   課程內容

 第一階段

       綜合的定義;ASIC design flow;Synopsys Design Compiler的介紹;Tcl/Tk 功能介紹;Synopsys technology library;Logic synthesis的過程;Synthesis 和layout的接口——LTL;Post_layout optimization;SDF文件的生成;其他高級綜合技巧與總結。

  Overview?
  
   This course covers the ASIC synthesis flow using Design Compiler -- from reading in an RTL design (Verilog and VHDL) to generating a final gate-level netlist. You will learn how to read in your design file(s), specify your libraries, constrain a complex design for area and timing, partition your design? hierarchy for synthesis, apply synthesis techniques to achieve area and timing closure, analyze the synthesis results, and generate output data that works with downstream layout tools. You will verify the logic equivalence of synthesis transformations (such as Datapath optimizations and Register Retiming) to that of an RTL design using Formality. The course includes labs to reinforce and practice key topics discussed in lecture. All the covered commands and flows are printed separately in a 4-page Job Aid which the student can refer to back at work.
  
   Objectives?
  
   At the end of this workshop the student should be able to:?
   ◆Create a setup file to specify the libraries that will be used?
   ◆Read in a hierarchical design?
   ◆Partition a design's hierarchy optimally for synthesis?
   ◆Constrain a complex design for area and timing, taking into account different environmental attributes such as output loading, input drive strength, process, voltage and temperature variations, as well as post-layout effects such as clock skew and net parasitics?
   ◆Select the appropriate compile flow for your project?
   ◆Execute the recommended synthesis techniques within each compile flow to achieve area and timing closure?
   ◆Perform test-ready synthesis when appropriate?
   ◆Verify the logic equivalence of a synthesized netlist to that of an RTL design?
   ◆Write DC-Tcl scripts to constrain and compile designs?
   ◆Generate and interpret timing, constraints and other debugging reports?
   ◆Understand the effect that RTL coding style can have on synthesis results?
   ◆Generate output data (netlist, timing/area constraints, physical constraints scan-def) that works with downstream physical design?or?layout tools?
  
   Audience Profile
  
   ASIC digital designers who are going to use Design Compiler to synthesize Verilog?or?VHDL RTL modules to generate gate-level netlists.
  
   Prerequisites
  
   To benefit the most from the material presented in this workshop, you should:
   ◆Understand the functionality of digital sequential and combinational logic?
   ◆Have familiarity with UNIX and a UNIX text editor of your choice?
   ◆No prior Design Compiler knowledge?or?experience is needed?
  
  第二階段
  
   Unit 1
   ◆Introduction to Synthesis
   ◆Setting Up and Saving Designs
   ◆Design and Library Objects
   ◆Area and Timing Constraints
   ◆Setting Up and Saving Designs

  • Loading Technology and Design Data
  • Design and Library Objects
  • Timing Constraints



   Unit 2
   ◆Partitioning for Synthesis
   ◆Environmental Attributes
   ◆Compile Commands
   ◆Timing Analysis
   ◆More Constraint Considerations
  

  • Compiling RTL to Gates
  • Timing Analysis


Unit 3
◆More Constraint Considerations
◆Multi-Clock Designs
◆Synthesis techniques and Flows
◆Post-Synthesis Output Data
◆Conclusion
Congestion Analysis and Optimization

Unit 4

Unit 5

Clock Tree Synthesis

Multi Scenario Optimization

?

Unit 6

Design Planning

Routing and Crosstalk

Chip Finishing and DFM

Customer Suppor

第三階段

第一部分
unit 1. Introduction to Synthesis
? Execute the basic steps of synthesis on a simple design
? Use two commands to modify the partitioning of a design
? Gain familiarity with SolvNet ,your essential resource for?
  solving your design compiler problems
unit 2. Setup, Libraries and Objects
unit 3. Partitioning for Synthesis
unit 4. DC Tcl - An Introduction

第二部分
unit 5. Timing and Area
?Constrain simple designs for area, timing and design
  rule constraints (DRC)
? Generate ,view and analyze timing and DRC reports
unit 6. Environmental Attributes
unit 7. Design Rules and Min Timing
unit 8.Timing Analysis

第三部分
unit 9.Multiple Clock/Cycle Designs
? Constrain and analyze multi-clock,
  asynchronous and multi-cycle path designs
? State several key steps that occur during a default compile?
? Enable Design Compiler to work harder in fixing design violations
? Describe some issues that surround synthesis and where to find additional information?

unit 10. Optimization

unit 11.Compile Strategies

unit 12. Before,During and After
 

   培養對象

        從事ASIC 設計與驗證的工程師,希望更深入了解Design Compiler和芯片綜合(chip synthesis)技術的工程師,希望從事ASIC設計工程師的理工科背景大四學生或碩士研究生。

   入學要求

        學員學習本課程應具備下列基礎知識:
        ◆ 對數字集成電路設計有一定理解;
        ◆ 了解Verilog/VHDL 語言。

主站蜘蛛池模板: 久久综合久久鬼色| 成人综合激情| 欧美亚洲综合色| 国产AV综合影院| 亚洲综合精品网站| 伊伊人成亚洲综合人网7777| 久久综合久久美利坚合众国| 台湾佬综合娱乐| 久久青青色综合| 国产福利电影一区二区三区久久久久成人精品综合| 久久久久亚洲AV综合波多野结衣| 亚洲va欧美va天堂v国产综合| 色噜噜狠狠色综合日日| 亚洲欧美综合区自拍另类| 免费精品99久久国产综合精品| 狠狠色狠狠色综合网| 亚洲国产综合专区在线电影| 亚洲综合精品香蕉久久网97| 人人狠狠综合久久88成人| 亚洲精品国产第一综合99久久| 国产在线五月综合婷婷| 精品国产国产综合精品| 一本久久a久久精品综合香蕉| 狠狠色综合色综合网络| 亚洲综合精品香蕉久久网97| 天堂久久天堂AV色综合| 2020久久精品亚洲热综合一本| 欧美综合区综合久青草视频| 色综合.com| 色欲香天天综合网无码| 亚洲综合色视频在线观看| 97久久综合精品久久久综合| 亚洲色欲久久久综合网东京热| 亚洲 综合 国产 欧洲 丝袜| 亚洲 欧美 综合 高清 在线| 激情综合亚洲色婷婷五月APP| 欧美精品综合视频一区二区| 色噜噜成人综合网站| 久久综合噜噜激激的五月天| 国产综合免费精品久久久| 天天色天天综合|