課程目錄: 嵌入式系統(tǒng)FPGA設(shè)計(jì)簡介培訓(xùn)
4401 人關(guān)注
(78637/99817)
課程大綱:

    嵌入式系統(tǒng)FPGA設(shè)計(jì)簡介培訓(xùn)

 

 

 

 

What's this programmable logic stuff anyway? History and Architecture
What's this programmable logic stuff anyway? In
Module 1 you learn about the history and architecture of programmable logic devices including
Field Programmable Gate Arrays (FPGAs). You will learn how to describe the difference between an
FPGA, a CPLD, an ASSP, and an ASIC, recite the historical development of programmable logic devices;
and design logic circuits using LUTs. Examples will include designs of digital adders and multipliers in FPGAs.
FPGA Design Tool Flow; An Example DesignIn
Module 2 you will install and use sophisticated FPGA design tools to create an example design.
You will learn the steps in the standard
FPGA design flow, how to use Intel Altera’s Quartus Prime Development Suite to create a pipelined multiplier,
and how to verify the integrity of the design using
the RTL Viewer and by simulation using ModelSim.
Using the TimeQuest timing analyzer, you will analyze the timing of your design to achieve timing closure.
FPGA Architectures: SRAM, FLASH, and Anti-fuseFPGAs are programmable,
and the program resides in a memory which determines how the logic and routing in the device is configured.
In Module 3 you will learn the pros and cons of FLASH-based, SRAM-based, and Anti-Fuse based FPGAs.
A survey of modern FPGA architectures will give you the tools to determine which type of
FPGA is the best fit for a design. Architectures will be explored from
the basic core logic cell up to consideration of large Intellectual Property (IP) blocks that are available on many FPGAs.
Programmable logic design using schematic entry design tools
In module 4 you will extend and enhance your design from module 2, completing the design by adding IP blocks,
implementing pin assignments and creating a programming file for
the FPGA. One outcome will be improved design productivity, by use of design techniques like pipelining,
and by the use of system design tools like Qsys,
the system design tool in Quartus Prime.
You will complete a Qsys system design by creating a NIOS II softcore processor design,
which quickly gives you the powerful ability to customize a processor to meet your specific needs.

主站蜘蛛池模板: 99久久国产主播综合精品| 日韩欧美亚洲综合久久影院d3| 婷婷色香五月综合激激情| 亚洲国产成人久久综合区| 欧美伊香蕉久久综合类网站| 久久久久亚洲av综合波多野结衣| 综合久久给合久久狠狠狠97色| 色噜噜狠狠色综合网| 欧美日韩亚洲国内综合网| 大香网伊人久久综合网2020| 亚洲综合图色40p| 亚洲精品国产第一综合99久久| 亚洲欧美国产日产综合不卡| 亚洲一区综合在线播放| 色噜噜狠狠狠狠色综合久一| 99久久亚洲综合精品网站| 天天爽天天狠久久久综合麻豆| 欧美日韩国产综合草草| 激情综合色五月丁香六月欧美| 综合网日日天干夜夜久久| 一本色道久久综合狠狠躁篇| 色噜噜狠狠色综合日日| 久久婷婷成人综合色综合| 香蕉99久久国产综合精品宅男自| 五月激情综合网| 亚洲精品欧美综合在线| 久久亚洲欧洲国产综合| 色天使久久综合网天天| 欧美国产日韩另类综合一区| 国产综合免费精品久久久| 久久综合狠狠综合久久综合88| 亚洲第一页综合图片自拍| 精品亚洲综合在线第一区| 狠狠色丁香久久婷婷综合蜜芽五月| 亚洲AV综合色区无码一区| 久久狠狠爱亚洲综合影院| 亚洲欧美日韩综合aⅴ视频| 狠狠色狠狠色综合日日五| 一本综合久久国产二区| 久久综合九色综合久99| 色妞色综合久久夜夜|